







ZHCSOI2H - JULY 1985



SN65176B, SN75176B **REVISED DECEMBER 2021** 

# SNx5176B 差动总线收发器

# 1 特性

- 双向收发器
- 符合或超出 ANSI 标准 TIA/EIA-422-B 和 TIA/EIA-485-A 以及 ITU 建议 V.11 和 X.27 的要求
- 适用于嘈杂环境中长距离总线线路上的 多点传输
- 三态驱动器和接收器输出
- 单独的驱动器和接收器使能端
- 宽正负输入/输出总线电压范围
- ±60mA 最大驱动器输出能力
- 热关断保护
- 驱动器正负电流限制
- 12kΩ 最小接收器输入阻抗
- ±200mV 接收器输入灵敏度
- 50mV 典型接收器输入迟滞
- 由 5V 单电源供电

## 2 应用

- 化学和气体传感器
- 数字标牌
- HMI(人机界面)
- 电机控制:交流感应、刷式和无刷直流、低电压和 高电压、步进电机和永磁体
- TETRA 基站
- 电信塔:远程电动倾斜单元 (RET) 和塔顶放大器 (TMA)
- 称重秤
- 无线中继器

# 3 说明

SN65176B 和 SN75176B 差分总线收发器旨在实现多 点总线传输线路上的双向数据通信。这些器件专为平衡 传输线路而设计,符合 ANSI 标准 TIA/EIA-422-B 和 TIA/EIA-485-A 以及 ITU 建议 V.11 和 X.27。

SN65176B 和 SN75176B 器件整合了一个三态差分线 路驱动器和一个差分输入线路接收器,两者均采用 5V 单电源供电。驱动器和接收器分别具有高电平有效和低 电平有效使能端,它们可以在外部连接在一起以用作方 向控制。驱动器差分输出端和接收器差分输入端在内部 连接以形成差分输入/输出 (I/O) 总线端口,这些端口用 于在禁用驱动器或  $V_{CC} = 0$  时为总线提供最小负载。这 些端口具有较宽的正负共模电压范围,使得该器件适用 于合用线应用。

驱动器旨在实现高达 60mA 的灌电流或拉电流。驱动 器具有正负电流限制和热关断功能,避免出现线路故障 状况。根据设计在大约 150°C 的结温下发生热关断。 接收器具有  $12k\Omega$  的最小输入阻抗、 $\pm 200mV$  的输入 灵敏度和 50mV 的典型输入迟滞。

#### 器件信息

| 器件型号    | 封装 (引脚 ) <sup>(1)</sup> | 封装尺寸(标称值)       |
|---------|-------------------------|-----------------|
|         | SOIC (8)                | 4.90mm × 3.91mm |
| SNx5176 | PDIP (8)                | 9.81mm × 6.35mm |
|         | SOP (8)                 | 6.20mm × 5.30mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。





# **Table of Contents**

| 1 特性                                                     | 1 7.3 Feature Description                                                                                                                                 | 12              |
|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| 2 应用                                                     |                                                                                                                                                           |                 |
| 3 说明                                                     |                                                                                                                                                           |                 |
| 4 Revision History                                       |                                                                                                                                                           |                 |
| 5 Pin Configuration and Functions                        |                                                                                                                                                           | 14              |
| 6 Specifications                                         |                                                                                                                                                           |                 |
| 6.1 Absolute Maximum Ratings                             |                                                                                                                                                           | 16              |
| 6.2 Recommended Operating Conditions                     | 4 10 Layout                                                                                                                                               |                 |
| 6.3 Thermal Information                                  | 4 10.1 Layout Guidelines                                                                                                                                  | 16              |
| 6.4 Electrical Characteristics - Driver                  | 5 10.2 Layout Example                                                                                                                                     |                 |
| 6.5 Electrical Characteristics - Receiver                | 11 Device and Documentation Support.                                                                                                                      |                 |
| 6.6 Switching Characteristics - Driver                   | 11 1 Palatad Links                                                                                                                                        | 17              |
| 6.7 Switching Characteristics - Receiver                 | II.Z Irademarks                                                                                                                                           |                 |
| 6.8 Typical Characteristics Receiver                     | 7 11.3 財 电 放 电 音 〒                                                                                                                                        |                 |
| Parameter Measurement Information                        | o 11.4 不诺表                                                                                                                                                |                 |
| 7 Detailed Description                                   | 12 Mechanical, Packaging, and Orderan                                                                                                                     |                 |
| 7.1 Overview                                             |                                                                                                                                                           | 17              |
| 7.2 Functional Block Diagram                             |                                                                                                                                                           |                 |
|                                                          | ckage in the <i>Thermal Information</i> table                                                                                                             |                 |
| Changes from Revision F (January 2015) to                | Revision G (July 2021)                                                                                                                                    | Page            |
| <u> </u>                                                 |                                                                                                                                                           |                 |
| Changed the V <sub>ODI</sub> Differential output voltage | from: 6 V to: V <sub>CC</sub> in the <i>Electrical Characteristics</i> e MAX value from: 6 V to: V <sub>CC</sub> in the <i>Electrical Characteristics</i> | aracteristics - |
| Changes from Revision E (January 2014) to                | Revision F (January 2015)                                                                                                                                 | Page            |
| <i>用和实施</i> 部分、 <i>电源相关建议</i> 部分、布局音                     | SD 等级表、热性能信息表、特性说明部分、器作<br>部分、器件和文档支持部分以及机械、封装和可订<br>Specifications section                                                                               | <i>购信息</i> 部分1  |
| Changes from Revision D (April 2003) to Rev              |                                                                                                                                                           | /               |
|                                                          | vision E (January 2014)                                                                                                                                   |                 |
|                                                          | vision E (January 2014)<br>化                                                                                                                              | Page            |

Submit Document Feedback



# **5 Pin Configuration and Functions**



图 5-1. Top View

表 5-1. Pin Functions

| PIN             |     | TYPE | DESCRIPTION                               |  |
|-----------------|-----|------|-------------------------------------------|--|
| NAME            | NO. | ITPE | DESCRIPTION                               |  |
| R               | 1   | 0    | Logic Data Output from RS-485 Receiver    |  |
| RE              | 2   | I    | Receive Enable (active low)               |  |
| DE              | 3   | I    | Driver Enable (active high)               |  |
| D               | 4   | I    | Logic Data Input to RS-485 Driver         |  |
| GND             | 5   | _    | Device Ground Pin                         |  |
| Α               | 6   | I/O  | RS-422 or RS-485 Data Line                |  |
| В               | 7   | I/O  | RS-422 or RS-485 Data Line                |  |
| V <sub>CC</sub> | 8   | _    | Power Input. Connect to 5-V Power Source. |  |



# **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                              | MIN  | MAX | UNIT |
|------------------|--------------------------------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage <sup>(2)</sup>                                |      | 7   | V    |
|                  | Voltage range at any bus terminal                            | - 10 | 15  | V    |
| VI               | Enable input voltage                                         |      | 5.5 | V    |
| TJ               | Operating virtual junction temperature                       |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature range                                    | - 65 | 150 | °C   |
|                  | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds |      | 260 | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under #6.2 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# **6.2 Recommended Operating Conditions**

|                                          |                                           |                 | MIN  | TYP | MAX   | UNIT |
|------------------------------------------|-------------------------------------------|-----------------|------|-----|-------|------|
| V <sub>CC</sub>                          | Supply voltage                            |                 | 4.75 | 5   | 5.25  | V    |
| V <sub>I</sub> or V <sub>IC</sub>        | Voltage at any bus terminal (separately   | or common mode) | -7   |     | 12    | V    |
| V <sub>IH</sub>                          | High-level input voltage                  | D, DE, and RE   | 2    |     |       | V    |
| V <sub>IL</sub>                          | Low-level input voltage                   | D, DE, and RE   |      |     | 0.8   | V    |
| V <sub>ID</sub>                          | Differential input voltage <sup>(1)</sup> |                 |      |     | ±12   | V    |
|                                          | High-level output current                 | Driver          |      |     | - 60  | mA   |
| I <sub>OH</sub>                          |                                           | Receiver        |      |     | - 400 | μA   |
|                                          | Laurianal autorit arreset                 | Driver          |      |     | 60    | A    |
| I <sub>OL</sub> Low-level output current | Low-level output current                  | Receiver        |      |     | 8     | mA   |
| T <sub>A</sub>                           | Operating free-air temperature            | SN65176B        | - 40 |     | 105   | °C   |
|                                          |                                           | SN75176B        | 0    |     | 70    | C    |

<sup>(1)</sup> Differential input/output bus voltage is measured at the non-inverting terminal A, with respect to the inverting terminal B.

## **6.3 Thermal Information**

|                               |                                              |          | SNx5176 |          |      |  |
|-------------------------------|----------------------------------------------|----------|---------|----------|------|--|
| THERMAL METRIC <sup>(1)</sup> |                                              | D (SOIC) | PS (SO) | P (PDIP) | UNIT |  |
|                               |                                              | 8 PINS   |         |          |      |  |
| R <sub>0</sub> JA             | Junction-to-ambient thermal resistance       | 114.4    | 113.2   | 88.1     | °C/W |  |
| R <sub>θ JC(top)</sub>        | Junction-to-case (top) thermal resistance    | 55.1     | 57.9    | 65.9     | °C/W |  |
| R <sub>0</sub> JB             | Junction-to-board thermal resistance         | 61.6     | 69.0    | 69.0     | °C/W |  |
| ψJT                           | Junction-to-top characterization parameter   | 8.8      | 14.6    | 35.2     | °C/W |  |
| ψ ЈВ                          | Junction-to-board characterization parameter | 60.8     | 68.1    | 64.3     | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

<sup>(2)</sup> All voltage values, except differential input/output bus voltage, are with respect to network ground terminal.



#### 6.4 Electrical Characteristics - Driver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                         | TEST CON                                            | IDITIONS <sup>(1)</sup> | MIN                                    | TYP <sup>(2)</sup> | MAX   | UNIT |
|-------------------|-------------------------------------------------------------------|-----------------------------------------------------|-------------------------|----------------------------------------|--------------------|-------|------|
| V <sub>IK</sub>   | Input clamp voltage                                               | I <sub>I</sub> = - 18 mA                            |                         |                                        |                    | - 1.5 | V    |
| Vo                | Output voltage                                                    | I <sub>O</sub> = 0                                  |                         | 0                                      |                    | Vcc   | V    |
| V <sub>OD1</sub>  | Differential output voltage                                       | I <sub>O</sub> = 0                                  |                         | 1.5                                    | 3.6                | Vcc   | V    |
| 157               | Differential autout valteur                                       | $R_L$ = 100 Ω, see $\boxed{8}$ 7                    | -1                      | ½ V <sub>OD1</sub> or 2 <sup>(4)</sup> |                    |       | V    |
| V <sub>OD2</sub>  | Differential output voltage                                       | R <sub>L</sub> = 54 Ω, see 图 7-1                    | 1                       | 1.5                                    | 2.5                | 5     | V    |
| V <sub>OD3</sub>  | Differential output voltage                                       | See <sup>(5)</sup>                                  |                         | 1.5                                    |                    | 5     | V    |
| Δ V <sub>OD</sub> | Change in magnitude of differential output voltage <sup>(3)</sup> | $R_L$ = 54 $\Omega$ or 100 $\Omega$ , s             | see 图 7-1               |                                        |                    | ±0.2  | V    |
| V <sub>OC</sub>   | Common-mode output voltage                                        | $R_L = 54 \Omega \text{ or } 100 \Omega, \text{ s}$ | see 图 7-1               | -1                                     |                    | +3    | V    |
| Δ V <sub>OC</sub> | Change in magnitude of common-mode output voltage <sup>(3)</sup>  | $R_L = 54 \Omega \text{ or } 100 \Omega, \text{ s}$ | see 图 7-1               |                                        |                    | ±0.2  | V    |
|                   | Output current                                                    | Output disabled <sup>(6)</sup>                      | V <sub>O</sub> = 12 V   |                                        |                    | 1     | mA   |
| I <sub>O</sub>    | Output current                                                    | Output disabled                                     | $V_0 = -7 V$            |                                        |                    | - 0.8 | ША   |
| I <sub>IH</sub>   | High-level input current                                          | V <sub>I</sub> = 2.4 V                              | ·                       |                                        |                    | 20    | μA   |
| I <sub>IL</sub>   | Low-level input current                                           | V <sub>I</sub> = 0.4 V                              |                         |                                        |                    | - 400 | μΑ   |
|                   |                                                                   | V <sub>O</sub> = -7 V                               |                         |                                        |                    | - 250 |      |
|                   | Oh and aimerrist arritment arrownent                              | V <sub>O</sub> = 0                                  |                         |                                        |                    | - 150 | A    |
| Ios               | Short-circuit output current                                      | V <sub>O</sub> = V <sub>CC</sub>                    |                         | -                                      |                    | 250   | mA   |
|                   |                                                                   | V <sub>O</sub> = 12 V                               |                         |                                        |                    | 250   |      |
| 1                 | Cumply ourrant (total postessa)                                   | No lood                                             | Outputs enabled         |                                        | 42                 | 70    | mΛ   |
| I <sub>CC</sub>   | Supply current (total package)                                    | No load                                             | Outputs disabled        |                                        | 26                 | 35    | mA   |

<sup>(1)</sup> The power-off measurement in ANSI Standard TIA/EIA-422-B applies to disabled outputs only and is not applied to combined inputs and outputs.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

<sup>(2)</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

 $<sup>\</sup>Delta |V_{OD}|$  and  $\Delta |V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from a high (3)

The minimum  $V_{OD2}$  with a 100- $\Omega$  load is either ½  $V_{OD1}$  or 2 V, whichever is greater. See ANSI Standard TIA/EIA-485-A, Figure 3.5, Test Termination Measurement 2.

<sup>(5)</sup> 

This applies for both power on and off; refer to ANSI Standard TIA/EIA-485-A for exact conditions. The TIA/EIA-422-B limit does not apply for a combined driver and receiver terminal.



#### 6.5 Electrical Characteristics - Receiver

over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                       | TEST C                                            | ONDITIONS              | MIN                | TYP <sup>(1)</sup> | MAX   | UNIT |
|-------------------|-----------------------------------------------------------------|---------------------------------------------------|------------------------|--------------------|--------------------|-------|------|
| V <sub>IT+</sub>  | Positive-going input threshold voltage                          | $V_0 = 2.7 \text{ V}, I_0 = -0.4 \text{ mA}$      |                        |                    |                    | 0.2   | V    |
| V <sub>IT</sub> - | Negative-going input threshold voltage                          | V <sub>O</sub> = 0.5 V, I <sub>O</sub> = 8 mA     |                        | 0.2 <sup>(2)</sup> |                    |       | V    |
| V <sub>hys</sub>  | Input hysteresis voltage (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                                                   |                        |                    | 50                 |       | mV   |
| $V_{IK}$          | Enable Input clamp voltage                                      | I <sub>I</sub> = - 18 mA                          |                        |                    |                    | - 1.5 | V    |
| V <sub>OH</sub>   | High-level output voltage                                       | V <sub>ID</sub> = 200 mV, I <sub>OH</sub> = -400  | ) μA, see 图 <b>7-2</b> | 2.7                |                    |       | V    |
| V <sub>OL</sub>   | Low-level output voltage                                        | V <sub>ID</sub> = - 200 mV, I <sub>OL</sub> = 8 m | A, see 图 7-2           |                    |                    | 0.45  | V    |
| l <sub>OZ</sub>   | High-impedance-state output current                             | V <sub>O</sub> = 0.4 V to 2.4 V                   |                        |                    |                    | ±20   | μA   |
|                   | Line in most comment                                            | Oth an immut = 0.14(3)                            | V <sub>I</sub> = 12 V  |                    |                    | 1     | ^    |
| Ц                 | Line input current                                              | Other input = 0 V <sup>(3)</sup>                  | V <sub>I</sub> = -7 V  |                    |                    | - 0.8 | mA   |
| I <sub>IH</sub>   | High-level enable input current                                 | V <sub>IH</sub> = 2.7 V                           | -                      |                    |                    | 20    | μA   |
| I <sub>IL</sub>   | Low-level enable input current                                  | V <sub>IL</sub> = 0.4 V                           |                        |                    |                    | - 100 | μA   |
| r <sub>l</sub>    | Input resistance                                                | V <sub>I</sub> = 12 V                             |                        | 12                 |                    |       | kΩ   |
| Ios               | Short-circuit output current                                    |                                                   |                        | - 15               |                    | - 85  | mA   |
|                   | Cumply ourrent (total package)                                  | No lood                                           | Outputs enabled        |                    | 42                 | 55    | A    |
| I <sub>CC</sub>   | Supply current (total package)                                  | No load                                           | Outputs disabled       |                    | 26                 | 35    | mA   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.

## 6.6 Switching Characteristics - Driver

 $V_{CC}$  = 5 V,  $R_L$  = 110  $\Omega$ ,  $T_A$  = 25°C (unless otherwise noted)

|                    | PARAMETER                           | TEST CONDITIONS                  | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------|----------------------------------|-----|-----|-----|------|
| t <sub>d(OD)</sub> | Differential-output delay time      | R <sub>L</sub> = 54 Ω, see 图 7-3 | ·   | 15  | 22  | ns   |
| t <sub>t(OD)</sub> | Differential-output transition time | R <sub>L</sub> = 54 Ω, see 图 7-3 |     | 20  | 30  | ns   |
| t <sub>PZH</sub>   | Output enable time to high level    | See 图 7-4                        |     | 85  | 120 | ns   |
| t <sub>PZL</sub>   | Output enable time to low level     | See 图 7-5                        |     | 40  | 60  | ns   |
| t <sub>PHZ</sub>   | Output disable time from high level | See 图 7-4                        |     | 150 | 250 | ns   |
| t <sub>PLZ</sub>   | Output disable time from low level  | See 图 7-5                        |     | 20  | 30  | ns   |

# 6.7 Switching Characteristics - Receiver

 $V_{CC}$  = 5 V,  $C_{L}$  = 15 pF,  $T_{A}$  = 25°C

|                  | PARAMETER                                         | TEST CONDITIONS                       | MIN | TYP | MAX | UNIT |
|------------------|---------------------------------------------------|---------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> | Propagation delay time, low- to high-level output | V <sub>ID</sub> = 0 to 3 V, see 图 7-6 |     | 21  | 35  | ns   |
| t <sub>PHL</sub> | Propagation delay time, high- to low-level output | V <sub>ID</sub> - 0 to 3 v, see ⊠ 7-0 |     | 23  | 35  | 115  |
| t <sub>PZH</sub> | Output enable time to high level                  | See 🛭 7-7                             |     | 10  | 20  | ns   |
| t <sub>PZL</sub> | Output enable time to low level                   | See 🖹 7-7                             |     | 12  | 20  | 115  |
| t <sub>PHZ</sub> | Output disable time from high level               | See 🛭 7-7                             |     | 20  | 35  | 20   |
| t <sub>PLZ</sub> | Output disable time from low level                | See 🖹 1-1                             |     | 17  | 25  | ns   |

<sup>(2)</sup> The algebraic convention, in which the less positive (more negative) limit is designated minimum, is used in this data sheet for common-mode input voltage and threshold voltage levels only.

<sup>(3)</sup> This applies for both power on and power off. Refer to EIA Standard TIA/EIA-485-A for exact conditions.

## **6.8 Typical Characteristics**



图 6-1. Driver High-Level Output Voltage vs High-Level Output Current



图 6-2. Driver Low-Level Output Voltage vs Low-Level Output
Current



图 6-3. Driver Differential Output Voltage vs Output Current



图 6-4. Receiver High-Level Output Voltage vs High-Level
Output Current



Only the 0°C to 70°C portion of the curve applies to the SN75176B device.

图 6-5. Receiver High-Level Output Voltage vs Free-Air Temperature



图 6-6. Receiver Low-Level Output Voltage vs Low-Level Output
Current



# **6.8 Typical Characteristics (continued)**





## **Parameter Measurement Information**



图 7-1. Driver V<sub>OD</sub> and V<sub>OC</sub>



图 7-2. Receiver VOH and VOL





- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$ 1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O = 50~\Omega$ .

## 图 7-3. Driver Test Circuit and Voltage Waveforms





**VOLTAGE WAVEFORMS** 

#### A. $C_L$ includes probe and jig capacitance.

B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$ 1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O =$  50  $\Omega$ .

图 7-4. Driver Test Circuit and Voltage Waveforms

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback





- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$ 1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O =$  50  $\Omega$ .

图 7-5. Driver Test Circuit and Voltage Waveforms



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$ 1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O =$  50  $\Omega$ .

图 7-6. Receiver Test Circuit and Voltage Waveforms





#### **VOLTAGE WAVEFORMS**

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$ 1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O =$  50  $\Omega$ .

图 7-7. Receiver Test Circuit and Voltage Waveforms

## 7 Detailed Description

#### 7.1 Overview

The SN65176B and SN75176B differential bus transceivers are integrated circuits designed for bidirectional data communication on multipoint bus transmission lines. They are designed for balanced transmission lines and meet ANSI Standards TIA/EIA-422-B and TIA/EIA-485-A and ITU Recommendations V.11 and X.27.

The SN65176B and SN75176B devices combine a 3-state differential line driver and a differential input line receiver, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, that can be connected together externally to function as a direction control. The driver differential outputs and the receiver differential inputs are connected internally to form differential input/output (I/O) bus ports that are designed to offer minimum loading to the bus when the driver is disabled or  $V_{CC} = 0$ . These ports feature wide positive and negative common-mode voltage ranges, making the device suitable for party-line applications.

The driver is designed for up to 60 mA of sink or source current. The driver features positive and negative current limiting and thermal shutdown for protection from line-fault conditions. Thermal shutdown is designed to occur at a junction temperature of approximately 150°C. The receiver features a minimum input impedance of 12  $k\,\Omega$ , an input sensitivity of  $\pm 200$  mV, and a typical input hysteresis of 50 mV.

The SN65176B and SN75176B devices can be used in transmission-line applications employing the SN75172 and SN75174 quadruple differential line drivers and SN75173 and SN75175 quadruple differential line receivers.

### 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 Driver

The driver converts a TTL logic signal level to RS-422 and RS-485 compliant differential output. The TTL logic input, DE pin, can be used to turn the driver on and off.

表 7-1. Driver Function Table(1)

| INPUT | ENABLE | DIFFERENT | AL OUTPUTS |
|-------|--------|-----------|------------|
| D     | DE     | A         | В          |
| Н     | Н      | Н         | L          |
| L     | Н      | L         | Н          |
| X     | L      | Z         | Z          |

(1) H = high level,

L = low level,

X = irrelevant,

Z = high impedance (off)

#### 7.3.2 Receiver

The receiver converts a RS-422 or RS-485 differential input voltage to a TTL logic level output. The TTL logic input, RE pin, can be used to turn the receiver logic output on and off.

表 7-2. Receiver Function Table(1)

| DIFFERENTIAL INPUTS<br>A - B      | ENABLE<br>RE | OUTPUT<br>R |
|-----------------------------------|--------------|-------------|
| $V_{ID} \geqslant 0.2 V$          | L            | Н           |
| - 0.2 V < V <sub>ID</sub> < 0.2 V | L            | U           |
| $V_{ID} \leqslant -0.2 V$         | L            | L           |
| X                                 | н            | z           |
| Open                              | L            | U           |

<sup>(1)</sup> H = high level,

#### 7.4 Device Functional Modes

#### 7.4.1 Device Powered

Both the driver and receiver can be individually enabled or disabled in any combination. DE and RE can be connected together for a single port direction control bit.

## 7.4.2 Device Unpowered

The driver differential outputs and the receiver differential inputs are connected internally to form differential input/output (I/O) bus ports that are designed to offer minimum loading to the bus when the driver is disabled or  $V_{CC} = 0$ .

### 7.4.3 Symbol Cross Reference

表 7-3. Symbol Equivalents

| DATA SHEET PARAMETER | TIA/EIA-422-B                       | TIA/EIA-485-A                                   |  |  |  |  |  |  |  |  |
|----------------------|-------------------------------------|-------------------------------------------------|--|--|--|--|--|--|--|--|
| Vo                   | V <sub>oa</sub> , V <sub>ob</sub>   | V <sub>oa</sub> , V <sub>ob</sub>               |  |  |  |  |  |  |  |  |
| V <sub>OD1</sub>     | Vo                                  | Vo                                              |  |  |  |  |  |  |  |  |
| V <sub>OD2</sub>     | $V_t \otimes_L = 100 \Omega$        | V <sub>t</sub> ® <sub>L</sub> = 54 Ω)           |  |  |  |  |  |  |  |  |
| V <sub>OD3</sub>     |                                     | V <sub>t</sub> (test termination measurement 2) |  |  |  |  |  |  |  |  |
| $\Delta  V_{OD} $    | $   V_t  -   \overline{V}_t   $     | $   V_t -   \overline{V}_t    $                 |  |  |  |  |  |  |  |  |
| V <sub>OC</sub>      | V <sub>os</sub>                     | V <sub>os</sub>                                 |  |  |  |  |  |  |  |  |
| Δ V <sub>OC</sub>    | $ V_{os} - \overline{V}_{os} $      | $ V_{os} - \overline{V}_{os} $                  |  |  |  |  |  |  |  |  |
| I <sub>OS</sub>      | I <sub>sa</sub>  ,  I <sub>sb</sub> |                                                 |  |  |  |  |  |  |  |  |
| Io                   | I <sub>xa</sub>  ,  I <sub>xb</sub> | I <sub>ia</sub> , I <sub>ib</sub>               |  |  |  |  |  |  |  |  |

L = low level,

U = unknown.

Z = high impedance (off)



# 8 Application and Implementation

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## 8.1 Application Information

The device can be used in RS-485 and RS-422 physical layer communications.

## 8.2 Typical Application



The line should be terminated at both ends in its characteristic impedance  $@_T = Z_O$ ). Stub lengths off the main line should be kept as short as possible.

图 8-1. Typical RS-485 Application Circuit

### 8.2.1 Design Requirements

- 5-V power source
- · RS-485 bus operating at 10 Mbps or less
- · Connector that ensures the correct polarity for port pins
- · External fail safe implementation

#### 8.2.2 Detailed Design Procedure

- Place the device close to bus connector to keep traces (stub) short to prevent adding reflections to the bus line
- If desired, add external fail-safe biasing to ensure +200 mV on the A-B port.



## 8.2.3 Application Curves



图 8-2. Eye Diagram for 10-Mbits/s over 100 feet of standard CAT-5E cable 120- \( \Omega\) Termination at both ends. Scale is 1 V per division and 25 nS per division

# 8.3 System Examples





Driver input:  $R_{(eq)}$  = 3  $k\Omega$  NOM Enable inputs:  $R_{(eq)}$  = 8  $k\Omega$  NOM  $R_{(eq)}$  = Equivalent Resistor

#### TYPICAL OF A AND B I/O PORTS



#### TYPICAL OF RECEIVER OUTPUT



图 8-3. Schematics of Inputs and Outputs



# 9 Power Supply Recommendations

Power supply should be 5 V with a tolerance less than 10%

# 10 Layout

# 10.1 Layout Guidelines

Traces from device pins A and B to connector must be short and capable of 250 mA maximum current.

## 10.2 Layout Example



图 10-1. Layout Diagram

# 11 Device and Documentation Support

#### 11.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

表 11-1. Related Links

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|----------|----------------|--------------|---------------------|---------------------|---------------------|
| SN65176B | Click here     | Click here   | Click here          | Click here          | Click here          |
| SN75176B | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 11.2 Trademarks

所有商标均为其各自所有者的财产。

# 11.3 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 11.4 术语表

#### TI术语表

本术语表列出并解释了术语、首字母缩略词和定义。

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2022 Texas Instruments Incorporated

www.ti.com 13-Dec-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| SN65176BD        | NRND       | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 105   | 65176B               |         |
| SN65176BDG4      | NRND       | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 105   | 65176B               |         |
| SN65176BDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 105   | 65176B               | Samples |
| SN65176BDRE4     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 105   | 65176B               | Samples |
| SN65176BDRG4     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 105   | 65176B               | Samples |
| SN65176BP        | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | -40 to 105   | SN65176BP            | Samples |
| SN75176BD        | NRND       | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75176B               |         |
| SN75176BDE4      | NRND       | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75176B               |         |
| SN75176BDG4      | NRND       | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75176B               |         |
| SN75176BDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75176B               | Samples |
| SN75176BDRE4     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75176B               | Samples |
| SN75176BDRG4     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75176B               | Samples |
| SN75176BP        | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN75176BP            | Samples |
| SN75176BPE4      | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN75176BP            | Samples |
| SN75176BPSR      | ACTIVE     | so           | PS                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | A176B                | Samples |
| SN75176BPSRG4    | ACTIVE     | SO           | PS                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | A176B                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



# PACKAGE OPTION ADDENDUM

www.ti.com 13-Dec-2021

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Graph: TI defines "Graph" to mean the content of Chloring (CI) and Browing (Pr) based flame retardants most 15700R low balagon requirements of an 1000npm threshold.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 6-Jan-2022

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65176BDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65176BDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65176BDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65176BDRG4 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65176BDRG4 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75176BDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75176BDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75176BDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75176BDRG4 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75176BDRG4 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75176BPSR  | SO              | PS                 | 8 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN75176BPSR  | SO              | PS                 | 8 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |



www.ti.com 6-Jan-2022



\*All dimensions are nominal

| an dimensions are nominal |              |                 |      |      |             |            |             |
|---------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN65176BDR                | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| SN65176BDR                | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN65176BDR                | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN65176BDRG4              | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| SN65176BDRG4              | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN75176BDR                | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN75176BDR                | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| SN75176BDR                | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN75176BDRG4              | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN75176BDRG4              | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| SN75176BPSR               | SO           | PS              | 8    | 2000 | 853.0       | 449.0      | 35.0        |
| SN75176BPSR               | SO           | PS              | 8    | 2000 | 367.0       | 367.0      | 38.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 6-Jan-2022

## **TUBE**



\*All dimensions are nominal

| differisions are norminal |              |              |      |     |        |        |        |        |
|---------------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| Device                    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
| SN65176BD                 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65176BDG4               | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65176BP                 | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN75176BD                 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75176BDE4               | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75176BDG4               | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75176BP                 | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN75176BPE4               | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司